64 lines
1.7 KiB
VHDL
64 lines
1.7 KiB
VHDL
library IEEE;
|
|
use IEEE.std_logic_1164.all;
|
|
|
|
-- A testbench has no ports.
|
|
entity DFF_tb is
|
|
end DFF_tb;
|
|
|
|
architecture DFF_tb_arch of DFF_tb is
|
|
-- Declaration of the component that will be instantiated.
|
|
component DFF
|
|
port (d, clk : in std_logic; cout : out std_logic);
|
|
end component;
|
|
-- Declaration of the clock
|
|
component Clock
|
|
port (finish : in std_logic;
|
|
cout : out std_logic);
|
|
end component;
|
|
|
|
-- Specifies which entity is bound with the component.
|
|
for DFF_0: DFF use entity work.DFF;
|
|
signal d, finish, clk, cout : std_logic;
|
|
begin
|
|
-- Component instantiation.
|
|
OSC_CLK: Clock port map (finish, clk);
|
|
DFF_0: DFF port map (d, clk, cout);
|
|
|
|
-- This process does the real job.
|
|
process
|
|
type pattern_type is record
|
|
-- The inputs of the DFF.
|
|
d : std_logic;
|
|
-- The output of the DFF.
|
|
cout : std_logic;
|
|
end record;
|
|
-- The patterns to apply.
|
|
type pattern_array is array (natural range <>) of pattern_type;
|
|
constant patterns : pattern_array :=
|
|
(('0', '0'),
|
|
('1', '0'),
|
|
('1', '1'),
|
|
('0', '1'),
|
|
('0', '0'),
|
|
('1', '0'),
|
|
('0', '1'));
|
|
|
|
begin
|
|
-- Check each pattern.
|
|
for i in patterns'range loop
|
|
-- Set the inputs.
|
|
d <= patterns(i).d;
|
|
wait for 0.25 ns;
|
|
-- Check the outputs.
|
|
assert cout = patterns(i).cout
|
|
report "bad data; nothing remembered" severity error;
|
|
wait for 0.75 ns;
|
|
end loop;
|
|
-- End the clock
|
|
finish <= '1';
|
|
assert false report "end of test" severity note;
|
|
-- Wait forever; this will finish the simulation.
|
|
wait;
|
|
end process;
|
|
end DFF_tb_arch;
|